Anda di halaman 1dari 8

MTP2955V

Preferred Device

Power MOSFET 12 Amps, 60 Volts


PChannel TO220
This Power MOSFET is designed to withstand high energy in the avalanche and commutation modes. Designed for low voltage, high speed switching applications in power supplies, converters and power motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating areas are critical and offer additional safety margin against unexpected voltage transients. Avalanche Energy Specified IDSS and VDS(on) Specified at Elevated Temperature
MAXIMUM RATINGS (TC = 25C unless otherwise noted)
Rating DraintoSource Voltage DraintoGate Voltage (RGS = 1.0 M) GatetoSource Voltage Continuous NonRepetitive (tp 10 ms) Drain Current Continuous Drain Current Continuous @ 100C Drain Current Single Pulse (tp 10 s) Total Power Dissipation Derate above 25C Operating and Storage Temperature Range Single Pulse DraintoSource Avalanche Energy Starting TJ = 25C (VDD = 25 Vdc, VGS = 10 Vdc, Peak IL = 12 Apk, L = 3.0 mH, RG = 25 ) Thermal Resistance Junction to Case Junction to Ambient Maximum Lead Temperature for Soldering Purposes, 1/8 from case for 10 seconds Symbol VDSS VDGR VGS VGSM ID ID IDM PD TJ, Tstg EAS Value 60 60 15 25 12 8.0 42 60 0.40 55 to 175 216 Unit Vdc Vdc Vdc Vpk Adc Apk Watts W/C C mJ TO220AB CASE 221A STYLE 5 1 C/W RJC RJA TL 2.5 62.5 260 C MTP2955V LL Y WW = Device Code = Location Code = Year = Work Week 4 G S

http://onsemi.com

12 AMPERES 60 VOLTS RDS(on) = 230 m


PChannel D

MARKING DIAGRAM & PIN ASSIGNMENT


4 Drain

MTP2955V LLYWW 3 Source 2 Drain

1 Gate

ORDERING INFORMATION
Device MTP2955V Package TO220AB Shipping 50 Units/Rail

Preferred devices are recommended choices for future use and best overall value.

Semiconductor Components Industries, LLC, 2000

November, 2000 Rev. 4

Publication Order Number: MTP2955V/D

MTP2955V
ELECTRICAL CHARACTERISTICS (TJ = 25C unless otherwise noted)
Characteristic OFF CHARACTERISTICS DraintoSource Breakdown Voltage (VGS = 0 Vdc, ID = 0.25 mAdc) Temperature Coefficient (Positive) Zero Gate Voltage Drain Current (VDS = 60 Vdc, VGS = 0 Vdc) (VDS = 60 Vdc, VGS = 0 Vdc, TJ = 150C) GateBody Leakage Current (VGS = 15 Vdc, VDS = 0 Vdc) ON CHARACTERISTICS (Note 1.) Gate Threshold Voltage (VDS = VGS, ID = 250 Adc) Threshold Temperature Coefficient (Negative) Static DraintoSource OnResistance (VGS = 10 Vdc, ID = 6.0 Adc) DraintoSource OnVoltage (VGS = 10 Vdc, ID = 12 Adc) (VGS = 10 Vdc, ID = 6.0 Adc, TJ = 150C) Forward Transconductance (VDS = 10 Vdc, ID = 6.0 Adc) DYNAMIC CHARACTERISTICS Input Capacitance Output Capacitance Reverse Transfer Capacitance SWITCHING CHARACTERISTICS (Note 2.) TurnOn Delay Time Rise Time TurnOff Delay Time Fall Time Gate Charge (VDS = 48 Vdc, ID = 12 Adc, VGS = 10 Vdc) (VDD = 30 Vdc, ID = 12 Adc, VGS = 10 Vdc, Vdc RG = 9.1 ) td(on) tr td(off) tf QT Q1 Q2 Q3 SOURCEDRAIN DIODE CHARACTERISTICS Forward OnVoltage (Note 1.) (IS = 12 Adc, VGS = 0 Vdc) (IS = 12 Adc, VGS = 0 Vdc, TJ = 150C) VSD trr (IS = 12 Adc, Adc VGS = 0 Vdc, Vdc dIS/dt = 100 A/s) Reverse Recovery Stored Charge INTERNAL PACKAGE INDUCTANCE Internal Drain Inductance (Measured from the drain lead 0.25 from package to center of die) Internal Source Inductance (Measured from the source lead 0.25 from package to source bond pad) 1. Pulse Test: Pulse Width 300 s, Duty Cycle 2%. 2. Switching characteristics are independent of operating junction temperature. 3. Reflects typical values. Max limit Typ Cpk = 3 x SIGMA LD LS 7.5 4.5 nH nH ta tb QRR 1.8 1.5 115 90 25 0.53 3.0 C ns Vdc 15 50 24 39 19 4.0 9.0 7.0 30 100 50 80 30 nC ns (VDS = 25 Vd Vdc, VGS = 0 Vdc, Vd f = 1.0 MHz) Ciss Coss Crss 550 200 50 700 280 100 pF (Cpk 2.0) (Note 3.) VGS(th) 2.0 (Cpk 1.5) (Note 3.) RDS(on) VDS(on) gFS 3.0 5.0 2.9 2.5 mhos 0.185 0.230 Vdc 2.8 5.0 4.0 Vdc mV/C Ohm (Cpk 2.0) (Note 3.) V(BR)DSS 60 IDSS IGSS 10 100 100 nAdc 58 Vdc mV/C Adc Symbol Min Typ Max Unit

Reverse Recovery Time

http://onsemi.com
2

MTP2955V
TYPICAL ELECTRICAL CHARACTERISTICS
25 I D , DRAIN CURRENT (AMPS) 20 15 10 5 0 7V 24 9V 8V I D , DRAIN CURRENT (AMPS) 21 18 15 12 9 6 3 10 0 2 3 4 5 6 7 8 9 10

TJ = 25C

VGS = 10 V

VDS 10 V

TJ = -55C 25C

100C

6V

5V 0 1 2 3 4 5 6 7 8 9

VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)

VGS, GATE-TO-SOURCE VOLTAGE (VOLTS)

Figure 1. OnRegion Characteristics


R DS(on) , DRAIN-TO-SOURCE RESISTANCE (OHMS) R DS(on) , DRAIN-TO-SOURCE RESISTANCE (OHMS)

Figure 2. Transfer Characteristics

0.40 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0 0 3 6 12 9 18 15 ID, DRAIN CURRENT (AMPS) 21 24 25C -55C VGS = 10 V TJ = 100C

0.250 0.225

TJ = 25C VGS = 10 V

0.200 0.175

0.150 0.125 0.100

15 V

0.075 0.050 0 3 6 12 15 9 18 ID, DRAIN CURRENT (AMPS) 21 24

Figure 3. OnResistance versus Drain Current and Temperature


2.0 1.8 1.6 1.4 1.2 1.0 0.8 0.6 0.4 0.2 0 -50 -25 0 25 50 75 100 125 TJ, JUNCTION TEMPERATURE (C) 150 175 10 0 VGS = 10 V ID = 6 A I DSS , LEAKAGE (nA) 1000

Figure 4. OnResistance versus Drain Current and Gate Voltage

RDS(on) , DRAIN-TO-SOURCE RESISTANCE (NORMALIZED)

VGS = 0 V

TJ = 125C 100 100C

10 30 40 20 50 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)

60

Figure 5. OnResistance Variation with Temperature

Figure 6. DrainToSource Leakage Current versus Voltage

http://onsemi.com
3

MTP2955V
POWER MOSFET SWITCHING Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals (t) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because draingate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current (IG(AV)) can be made from a rudimentary analysis of the drive circuit so that t = Q/IG(AV) During the rise and fall time interval when switching a resistive load, VGS remains virtually constant at a level known as the plateau voltage, VSGP. Therefore, rise and fall times may be approximated by the following: tr = Q2 x RG/(VGG VGSP) tf = Q2 x RG/VGSP where VGG = the gate drive voltage, which varies from zero to VGG RG = the gate drive resistance and Q2 and VGSP are read from the gate charge curve. During the turnon and turnoff delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: td(on) = RG Ciss In [VGG/(VGG VGSP)] td(off) = RG Ciss In (VGG/VGSP)
1800 1600 C, CAPACITANCE (pF) 1400 1200 1000 800 600 400 200 0 10 5 VGS 0 VDS 5 10 Ciss Coss Crss 15 20 25 Ciss Crss VDS = 0 V VGS = 0 V

The capacitance (Ciss) is read from the capacitance curve at a voltage corresponding to the offstate condition when calculating td(on) and is read at a voltage corresponding to the onstate when calculating td(off). At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses.

TJ = 25C

GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 7. Capacitance Variation

http://onsemi.com
4

MTP2955V
VGS, GATE-TO-SOURCE VOLTAGE (VOLTS) 10 9 8 7 6 5 4 3 2 1 0 0 2 Q3 4 6 8 10 12 14 VDS 16 18 QT, TOTAL CHARGE (nC) Q1 Q2 VGS QT 30 27 24 21 18 15 12 ID = 12 A 9 TJ = 25C 6 3 0 20 1000 VDD = 30 V ID = 12 A VGS = 10 V TJ = 25C tr tf td(off) td(on) VDS , DRAIN-TO-SOURCE VOLTAGE (VOLTS)

t, TIME (ns)

100

10

10 RG, GATE RESISTANCE (OHMS)

100

Figure 8. GateToSource and DrainToSource Voltage versus Total Charge

Figure 9. Resistive Switching Time Variation versus Gate Resistance

DRAINTOSOURCE DIODE CHARACTERISTICS


12 11 I S , SOURCE CURRENT (AMPS) 10 9 8 7 6 5 4 3 2 1 0 0.5 VGS = 0 V TJ = 25C

0.7

0.9

1.1

1.3

1.5

1.7

1.9

VSD, SOURCE-TO-DRAIN VOLTAGE (VOLTS)

Figure 10. Diode Forward Voltage versus Current

SAFE OPERATING AREA The Forward Biased Safe Operating Area curves define the maximum simultaneous draintosource voltage and drain current that a transistor can handle safely when it is forward biased. Curves are based upon maximum peak junction temperature and a case temperature (TC) of 25C. Peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in AN569, Transient Thermal ResistanceGeneral Data and Its Use. Switching between the offstate and the onstate may traverse any load line provided neither rated peak current (IDM) nor rated voltage (VDSS) is exceeded and the transition time (tr,tf) do not exceed 10 s. In addition the total power averaged over a complete switching cycle must not exceed (TJ(MAX) TC)/(RJC). A Power MOSFET designated EFET can be safely used in switching circuits with unclamped inductive loads. For reliable operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and adjusted for operating conditions differing from those specified. Although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. The energy rating decreases nonlinearly with an increase of peak current in avalanche and peak junction temperature. Although many EFETs can withstand the stress of draintosource avalanche at currents up to rated pulsed current (IDM), the energy rating is specified at rated continuous current (ID), in accordance with industry custom. The energy rating must be derated for temperature as shown in the accompanying graph (Figure 13). Maximum energy at currents below rated continuous ID can safely be assumed to equal the values indicated.

http://onsemi.com
5

MTP2955V
SAFE OPERATING AREA
100 I D , DRAIN CURRENT (AMPS) 225 E AS, SINGLE PULSE DRAIN-TO-SOURCE AVALANCHE ENERGY (mJ) 200 175 150 125 100 75 50 25 0 25 50 75 100 125 150 175 ID = 12 A

VGS = 15 V SINGLE PULSE TC = 25C

10 100 s 1 ms 1.0 RDS(on) LIMIT THERMAL LIMIT PACKAGE LIMIT 0.1 1.0 10 100 VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS) 10 ms dc

0.1

TJ, STARTING JUNCTION TEMPERATURE (C)

Figure 11. Maximum Rated Forward Biased Safe Operating Area

Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature

1.0 r(t), NORMALIZED EFFECTIVE TRANSIENT THERMAL RESISTANCE D = 0.5 0.2 0.1 0.05 0.02 0.01 SINGLE PULSE

0.1

P(pk)

0.01 1.0E-05

t2 DUTY CYCLE, D = t1/t2 1.0E-04 1.0E-03 1.0E-02 t, TIME (s) 1.0E-01

t1

RJC(t) = r(t) RJC D CURVES APPLY FOR POWER PULSE TRAIN SHOWN READ TIME AT t1 TJ(pk) - TC = P(pk) RJC(t) 1.0E+00 1.0E+01

Figure 13. Thermal Response

di/dt IS trr ta tp IS tb TIME 0.25 IS

Figure 14. Diode Reverse Recovery Waveform

http://onsemi.com
6

MTP2955V
PACKAGE DIMENSIONS
TO220 THREELEAD TO220AB CASE 221A09 ISSUE AA
NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. DIM A B C D F G H J K L N Q R S T U V Z INCHES MIN MAX 0.570 0.620 0.380 0.405 0.160 0.190 0.025 0.035 0.142 0.147 0.095 0.105 0.110 0.155 0.018 0.025 0.500 0.562 0.045 0.060 0.190 0.210 0.100 0.120 0.080 0.110 0.045 0.055 0.235 0.255 0.000 0.050 0.045 ----0.080 GATE DRAIN SOURCE DRAIN MILLIMETERS MIN MAX 14.48 15.75 9.66 10.28 4.07 4.82 0.64 0.88 3.61 3.73 2.42 2.66 2.80 3.93 0.46 0.64 12.70 14.27 1.15 1.52 4.83 5.33 2.54 3.04 2.04 2.79 1.15 1.39 5.97 6.47 0.00 1.27 1.15 ----2.04

T B
4

SEATING PLANE

F T S

Q
1 2 3

A U K

H Z L V G D N R J

STYLE 5: PIN 1. 2. 3. 4.

http://onsemi.com
7

MTP2955V

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customers technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

PUBLICATION ORDERING INFORMATION


NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 3036752175 or 8003443860 Toll Free USA/Canada Fax: 3036752176 or 8003443867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 3036752167 or 8003443810 Toll Free USA/Canada N. American Technical Support: 8002829855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor European Support German Phone: (+1) 3033087140 (MonFri 2:30pm to 7:00pm CET) Email: ONlitgerman@hibbertco.com French Phone: (+1) 3033087141 (MonFri 2:00pm to 7:00pm CET) Email: ONlitfrench@hibbertco.com English Phone: (+1) 3033087142 (MonFri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com EUROPEAN TOLLFREE ACCESS*: 0080044223781 *Available from Germany, France, Italy, UK, Ireland CENTRAL/SOUTH AMERICA: Spanish Phone: 3033087143 (MonFri 8:00am to 5:00pm MST) Email: ONlitspanish@hibbertco.com TollFree from Mexico: Dial 018002882872 for Access then Dial 8662979322 ASIA/PACIFIC: LDC for ON Semiconductor Asia Support Phone: 3036752121 (TueFri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 00180044223781 Email: ONlitasia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4321 NishiGotanda, Shinagawaku, Tokyo, Japan 1410031 Phone: 81357402700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.

http://onsemi.com
8

MTP2955V/D

Anda mungkin juga menyukai