2.
3.
4.
5.
6.
a. Each faculty member should give five to six projects (problem definitions)
along with description in the form of a project description document (PDD)
by 11th AUG 2014 to the project coordinator. The format for the same is
available with the departments.
b. The project coordinator should conduct a PRC meeting to evaluate the
PDDs submitted by the faculty on 14th AUG 2014.
c. The suggestions made by the PRC to be intimated to the faculty and the
corrected PDDs to be collected before 18th AUG2014.
d. A single spiral bound booklet to be prepared containing all the PDDs given
by all the faculty members and copies of the same may be maintained in
the department.
e. A soft copy (in pdf format) containing all the PDDs to be prepared and sent
to all the students through email by 2nd Dec 2014.
f. The soft copy to be also made available in the college portal by 02 nd Dec
2014.
The project schedules containing the duration and deadlines for all the
project related activities to be intimated to the students by 02nd Dec
2014.
Procedure for Formation of Project Batches:
a.
Project batches should not contain more than three students. The project
batches made according to section wise.
b.
Department-wise merit list containing top 34%, middle 33%, and bottom
33% of the students in the department to be prepared and intimated to the
students by 31st JULY 2014.
c.
Each student from the top 34% should be allowed to select one student
from middle 33% and another from bottom 33% as project batch members.
d.
Formation of batches to be completed by 14th AUG 2014.
Procedure for Allocation of Projects and Project Guides to Students:
a. Allocation of projects to be done based on the merit list by conducting
counseling sessions on or before 19th Dec 2014.
b. During the counseling session, top 34% students along with their batch
members to be called in the order of merit and to be made to select the
project from the list of projects given in the PDD.
c. The students should select a project that is not already allotted to a
previous batch in the order of merit.
d. The project guide for the students should be the faculty member, who has
proposed the project.
Procedure for Formation of Project Evaluation Committee (PEC)
a. The committee to be formed with the following members:
i. Head of the Department
ii. Project coordinator
iii. Two senior faculty members of the department
iv. One additional senior faculty member from other department if
warranted
v. Internal and external guides
Procedure for Submission and Evaluation of Project Abstracts:
a. Project abstracts in the prescribed format attested by the project guide to
be submitted by all the project batches by 27 th Dec 2014 to the project
coordinator.
b. The project coordinator should conduct a PEC (Project Evaluation
Committee) to assess the quality of abstracts.
c. Quality assessment of abstracts and rejection or acceptance to be declared
by 31st Dec 2014.
d. Students whose abstracts are selected should start the project work from
02nd Jan 2015.
e. Students whose abstracts are rejected should resubmit their abstract with
corrections suggested by the faculty by 31st Dec 2014.
f.
If the abstracts are rejected after resubmission, students are not allowed to
do the project for this academic year.
7. Procedure for Establishment of Project Laboratories:
a. The PDDs given by all the faculty members to be consolidated on the basis
of hardware and software requirements.
b. A list of various hardware and software requirements to be prepared based
on the consolidation made.
c. A project laboratory satisfying the listed hardware and software
requirements to be established by 15th Dec 2014.
8. Technology training to be conducted for the students in platform areas
during literature survey phase.
9. Students are not to be allowed to take up any projects outside the
college.
10.Students are allowed to do only experimental projects and no study
projects are allowed.
11.Each student has to pay Rs.5000 towards the project expenses on or
before 22nd Dec 2014.
12.Students having more than 15 backlogs are not to be made eligible for
doing project work.
13.Procedure for Conducting Domain Knowledge and Platform Knowledge
Test:
a. Students to be tested in domain area after literature survey phase and
platform area after design and analysis phase during project work.
b. The project guides should prepare a descriptive question paper containing
5 questions in the domain area of the project each carrying two marks for
each project they are guiding.
c. Similarly, 5 questions to be prepared in the platform area of the project.
d. Common question paper for two different projects may be prepared if the
domain and platform areas of both the projects are same.
e. Each test to be conducted and evaluated for 10 marks.
f. Students to be allowed to proceed to the next phase only if they secure
qualifying score (at least 60%) in each test.
g. Project guides should intimate the syllabus for the domain knowledge and
platform knowledge tests to their students well in advance.
14.Procedure for Conducting Project Written Examination:
a. A project written examination to be conducted at the end of the semester
for all the students who successfully complete the all the phases of the
project.
b. The examination should contain 40 multiple choice/fill-in-the-blank
questions prepared by project guides for each project they are guiding.
c. The questions to be given from domain and platform areas of the project
and may include questions on design, analysis, and testing phases of the
project.
d. The examination should be conducted and evaluated for 40 marks.
15.All the student presentations of projects and viva voce examinations will
be video shot and copy of it will be given to the candidates in the form
of a CD.
16.Procedure for Project Seminar Presentations:
a. All the project seminar presentations must be made by the students by
preparing a PowerPoint presentation over a LCD projector.
b. Before the presentation the students should get the approval for
proceeding with the seminar from the project guide.
c. All the students in the project batch must be present and participate in the
seminar.
d. Seminar presentations to be evaluated by PEC for 15 marks.
S.No
Duratio
n
Activity
Deadline
Allocation of Projects
Abstract Submission
(10 Marks)
1 Day
(15 Marks)
1 Day
3 Weeks
(10 Marks)
1 Day
(15 Marks)
1 Day
Implementation Phase
3 Weeks
Result Analysis
1 Weeks
1 Day
1 Day
1 Weeks
1 Week
10
Literature Survey
11
12
Project Seminar I
13
14
15
Project Seminar II
16
17
1 Day
1 Day
Name Of
The Faculty
Prof.
K.V.Srinivasa
Rao
Mr.V.Kumar
Swamy
II
Designati
on
Professor
Assoc.Pro
f.
& Hod
Ms. T.
Sireesha
III
Assoc.
Prof.
Mr. I.V.S
Rama Sastry
Assoc.
Prof.
VI
Mr. G. M.
Ganesh
Assoc.
Prof.
VII
Mr. Vinod
Chavan
Assoc.
Prof.
Page
No.
Mr. K. Satish
Assoc.
Prof.
IX
Mr. C.
Pramod
Kumar
Asst.
Prof.
Mr. Shravan
Kumar
Reddy M
Sr. Asst.
Prof.
XI
Mr. Sravan
Kumar R.
Asst.
Prof.
XII
Mr.A.Sai
Prasad Goud
XIII
Mr.N.Pradee
p Kumar
Goud
XI
V
Ms.T.Saritha
Asst.
Prof.
Asst.
Prof.
Asst.
Prof.
(Not to
Department
E.C.E.
Project Title
ARRAY OF TWO HORN ANTENNAS FOR MORE DIRECTIVITYHARDWARE IMPLEMENTATION AND TESTING
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentati
on
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
1. Books Antenna Handbook Johnson
2. Antenna theory and design - Belanis
Journals
1. IEEE transactions on Antennas and propagation
2. IEEE transactions on digital communications
3. Antennas and propagation magazine
Websites
1. www.antenna-theory.com/antennas/patches/antenna.php
2. www.orbanmicrowave.com
Any other information
K.V.SRINIVASA RAO
Department
E.C.E.
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
1. Books Antenna Handbook Johnson
2. An tenna theory and design - Belanis
Journals
1. IEEE transactions on Antennas and propagation
2. IEEE transactions on digital communications
3. Antennas and propagation magazine
Websites
1. www.antenna-theory.com/antennas/patches/antenna.php
2. www.orbanmicrowave.com
Any other information
(Not to
Department
E.C.E.
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Matlab 7.1
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
1. Books Antenna Handbook Johnson
2 . Antenna theory and design Belanis
3 Microwave engineering - Reich
Journals
1. IEEE transactions on Antennas and propagation
2. IEEE transactions on digital communications
3. Antennas and propagation magazine
Websites
1.www.antenna-theory.com/antennas/patches/antenna.php
Purpose: For learning basic concepts on Microstrip Antenna
2.www.orbanmicrowave.com
Any other information
(Not to
Faculty Name
K.V.SRINIVASA RAO
Department
E.C.E.
Project Title
Description
Microwave windows are used for getting required reactance and are
used in microwave repeaters as equalizers. Though irises can be used
they are not precise and are very unstable in their values. Windows are
simple to design for any required reactance. These are used during the
signal transmission through a waveguide at a specific calculated
position. The project involves the designing of rectangular windows and
the calculation of reactance for various dimensions.
Hardware/Equip.
Requirements
Software
Requirements
Windows 7
Matlab 7.1
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books :
1. Antenna Handbook Johnson
2. Antenna theory and design - Belanis
3. Microwave engineering - Reich
Journals
1. IEEE transactions on Microwave engineering
Websites
1.www.antenna-theory.com/antennas/patches/antenna.php
Purpose: For learning basic concepts on Microstrip Antenna
2.www.orbanmicrowave.com
Any other information
10
V. Kumara Swamy
Department
ECE
Project Title
Description
Hardware/Equi
p.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
1. William stallings, Cryptography and Network Security , 5 Th Edtn, Prentice Hall, New
Delhi, 2011
2. Bernard menezes, Network Security and Cryptography, 1 st Edtn, Cengage Learning
India , 2010
3. Behrouz A.Forouzan, Cryptography and Network Security,2nd Edition, TMH, 2010
Journals
1.International Journal of Engineering and Advanced Technology (IJEAT) ISSN: 2249
8958,Volume-1, Issue-6, August 2012
2. International Journal of Engineering and Research & Technology (IJERT) ISSN: 2278-0181,
Volume-2, Issue 8, August 2013
Websites
www.ijeat.org, www.mecs-press.org
Any other information
11
12
Faculty Name
V. Kumara Swamy
Department
ECE
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books
1. William stallings, Cryptography and Network Security , 5 Th Edtn, Prentice Hall, New
Delhi, 2011
2. Bernard menezes, Network Security and Cryptography, 1 st
Edtn, Cengage
Learning India , 2010
3. Behrouz A.Forouzan, Cryptography and Network Security,2nd Edition, TMH, 2010
Journals
2. International Journal of Reconfigurable and Embedded Systems (IJRES)Vol. 1,
No. 2, July 2012, pp. 67~74
ISSN: 2089-4864
Websites : ieeexplore.ieee.org
iaesjournal.com
www.researchgate.net
Any other information
13
Faculty Name
T.Sirisha
Department
ECE
Performance Evaluation of CSA Multiplier , Braun Multiplier and Vedic
Multiplier using MICROWIND
Multiplication is a fundamental operation in most signal processing algorithms.
Multipliers consumes large area, long latency and more power. Therefore designing
multipliers having low-power consumption, minimum area is an important part in
low-power VLSI system design. There has been extensive work on low-power
multipliers at technology, physical, circuit and logic levels. These low-level
techniques are not unique to multiplier modules and they are generally applicable to
other types of modules. In the past multiplication was generally implemented via a
sequence of addition and shift operations. Multiplication can be considered as a
series of repeated additions. The number to be added is the multiplicand, the
number of times that it is added is the multiplier, and the result is the product. Each
step of addition generates a partial product. When the operands are interpreted as
integers, the product is generally twice the length of operands in order to preserve
the information content. This repeated addition method that is suggested by the
arithmetic definition is slow that it is almost always replaced by an algorithm that
makes use of positional representation. It is possible to decompose multipliers into
two parts. The first part is dedicated to the generation of partial products, and the
second one is to collects and add them.
Following multipliers are designed using DSCH2 and Microwind VLSI CAD tools and
performance is evaluated and results are compared.
1. CSA multiplier. 2. Braun array multiplier. 3. Proposed Vedic multiplier
Project Title
Description
Hardware/Equi
p.
Requirements
Software
Requirements
PC
DSCH2 VLSI CAD tools and MICROWIND 3.0 VLSI CAD tools
Project Activity
Recommended Duration
Literature Survey
Analysis and Design
Implementation/Experimentation
Result Analysis
Documentation
Overall
3 weeks
4 weeks
3 weeks
2 weeks
1 week
13 weeks
Suggested
Faculty
4 weeks
3 weeks
3 weeks
2 weeks
1 week
13 weeks
Duration
by
Suggested Readings
Books:
Journals:
1. Muhammad H. Rais and Mohammed H. Al Mijalli, Virtex-5 FPGA Based Brauns Multipliers, IJCSNS
International Journal of Computer Science and Network Security, VOL.11 No.8, August 2011.
2. Nirlakalla Ravi, Anchula Satish, Dr.Talari Jayachandra Prasad and Dr. Thota Subba Rao, A New
Design for Array Multiplier with Trade off in Power and Area, IJCSI International Journal of Computer
Science Issues, Vol. 8, Issue 3, No. 2, May 2011.
3. Prabha S. Kasliwal, Dr. B. P.Patil, Dr. D.K.Gautam, Performance Evaluation of Squaring Operation
using Vedic Mathematics, IETE Journal of Research, Vol 57 ,Issue 1, Jan-Feb 2011,pp 39-41
4. S.Savari Rani, S.Ramasamy, C.Christober Asir Rajan, and V.Harini, An 8x8 Subthreshold Braun Array
Multiplier in 32nm CMOS Technology for Wireless SensorNodes, International J. of Recent Trends in
Engineering and Technology, Vol. 3, No. 2, May 2010.
5. Raminder Preet Pal Singh, Parveen Kumar, Balwinder Singh, Performance Analysis of 32-Bit Array
Multiplier with a Carry Save Adder and with a Carry-Look-Ahead Adder, International Journal of Recent
Trends in Engineering, Vol 2, No. 6, November 2009.
14
6. C. Senthilpari, Ajay Kumar Singh, K. Diwakar, Design of a low-power, high performance, 8*8 bit
multiplier using a Shannon-based adder cell, IEEE Electr. (2008).
7. M. Mottaghi-Dastjerdi, A. Afzali-Kusha, and M. Pedram , A Low-Power Low-Area Multiplier based on
Shift-and-Add Architecture, To appear in IEEE Trans. on VLSI Systems, 2008 .
Websites:
Any other information
15
Faculty Name
T.Sirisha
Department
ECE
Project Title
Description
Hardware/Equip
. Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested
Faculty
4 weeks
4 weeks
3 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentati
on
Result Analysis
Duration
by
Suggested Readings
Books:
Journals: 1.W. Fischer, B. M. Gammel,Masking at the Gate Level in The Presence ofGlitches, in
the proceedings of CHES 2005, Lecture Notes in Computer Science,vol 3659, pp 187-200,
Edinburgh, Scotland, August 2005.
2.S. Guilley, P. Hoogvorst, Y. Mathieu, R. Pacalet,The Backend Duplication Method: A LeakageProof Place-and-Route Strategy for ASICs, in the proceedings of CHES 2005, LNCS, vol 3659,
pp 383-397, Edinburgh, UK,
Sept. 2005.
3. I. Hassoune, F. Mac e, D. Flandre, J.-D. Legat,Low-swing current mode logic(LSCML): a new
logic style for secure smart cards against power analysis attacksin Microelectronics Journal,
vol 37, num 9, pp 997-1006, Elsevier, September 2006
Websites:
Any other information
16
Faculty Name
T.Sireesha
Department
E.C.E
Project Title
IMPLEMENTATION OF A LOW POWER DUAL EDGE - TRIGGERED STATIC D- FLIP FLOP USING
MICROWIND.
Description
This project deals with the new architecture of low power dual-edge triggered Flip-Flop
(DETFF). In DETFF same data throughput can be achieved with half of the clock frequency
as compared to single edge triggered Flip-Flop (SETFF). In this project conventional and
proposed DETFF are to be implemented and compared at same simulation conditions.
the proposed DETFF design is suitable for low power and small area applications.
Hardware/Equip. Requirements
PC
Software Requirements
DSCH2 VLSI CAD tools and MICROWIND 3.0 VLSI CAD tools
Project Activity
Recommended Duration
Suggested Duration by Faculty
Literature Survey
3 weeks
4 weeks
Analysis and Design
4 weeks
3 weeks
Implementation/Experimentation
17
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books : 1. Frank Propen, Low power design guide reference book.
2. Neil H.E.,David Harris, CMOS VLSI Design Third Edition, Boston: Pearson,
2005 .
Journals
[1] Stojanovic, V.; Oklobdzija, V.G., "Comparative analysis of master-slave latches and
flip-flops for
high-performance and low-power systems," Solid-State Circuits, IEEE Journal of , vol.34,
no.4, pp.536,548, Apr 1999.
[2] Nedovic, Nikola; Aleksic, M.; Oklobdzija, V.G., "Conditional pre-charge techniques for
powerefficient dual-edge clocking," Low Power Electronics and Design, 2002. ISLPED '02.
Proceedings of the 2002 International Symposium on , vol., no., pp.56,59, 2002.
[3] Nedovic, Nikola; Aleksic, M.; Oklobdzija, V.G., "Comparative analysis of double-edge
versus single edge triggered clocked storage elements," Circuits and Systems, 2002.
ISCAS 2002. IEEE International Symposium on , vol.5, no., pp.V-105,V-108 vol.5, 2002.
[4] Phyu, M.-W.; Goh, W.L.; Yeo, K.-S., "A low-power static dual edge-triggered flip-flop
using an
output-controlled discharge configuration," Circuits and Systems, 2005. ISCAS 2005. IEEE
International Symposium on , vol., no., pp.2429,2432 Vol. 3, 23-26 May 2005.
[5] Dai, Yanyun, and Shen, Jizhong, Structure and design method for pulse-triggered flip
flops at
switch level, J. Cent. South Univ. Technol., 17, (6), pp. 12791284, 2010.
[6] Xue-Xiang Wu; Ji-Zhong Shen, "Low-power explicit-pulsed triggered flip-flop with
robust
18
Faculty Name
T.Sireesha
Department
E.C.E
Project Title
DESIGN AND IMPLEMENTATION OF PARITY PRESERVING LOGIC BASED FAULT TOLERANT
REVERSIBLE ARITHMETIC LOGIC UNIT
USING VHDL.
Description
Reversible Logic is gaining significant consideration as the potential logic design style for
implementation in modern nanotechnology and quantum computing with minimal impact
on physical entropy .Fault Tolerant reversible logic is one class of reversible logic that
maintain the parity of the input and the outputs. Significant contributions have been
made in the literature towards the design of fault tolerant reversible logic gate structures
and arithmetic units, however, there are not many efforts directed towards the design of
fault tolerant reversible ALUs. Arithmetic Logic Unit (ALU) is the prime performing unit in
any computing device and it has to be made fault tolerant. In this project we aim to
design one such fault tolerant reversible ALU that is constructed using parity preserving
reversible logic gates. The designed ALU can generate up to seven Arithmetic operations
and four logical operations.
Hardware/Equip. Requirements
PC
Software Requirements
FPGA ADV ,ModelSim Simulator & Leonardo Spectrum Synthesis tools.
19
Project Activity
Recommended Duration
Suggested Duration by Faculty
Literature Survey
3 weeks
4 weeks
Analysis and Design
4 weeks
3 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books: 1. Frank Propen, Low power design guide reference book.
2. Neil H.E.,David Harris, CMOS VLSI Design Third Edition, Boston: Pearson,
2005 .
3. Anantha P. Chandrakasan and Robert W. Brodersen Minimizing Power
Consumption in CMOS Circuits Department of EECS,University of California at Berkeley.
Journals
[1] R. Landauer,Irreversibility and Heat Generation in the Computational Process, IBM
Journal of R&D,1961
[2] C.H. Bennett, Logical reversibility of Computation, IBM J. Research and
Development, pp.525532, November 1973.
20
[3] A. Peres, Reversible logic and quantum computers, Phys. Rev. A 32 (1985) 32663276.
[4] E. Fredkin and T. Toffoli,Conservative Logic, Intl J. Theoretical Physics Vol 21,
pp.219-253,
1982.
[5] R Feynman Quantum Mechanical Computers, Optical News, Vol.11, pp 11-20, 1985
[6] Krishna Murthy, Gayatri G, Manoj Kumar Design of Efficient Adder Circuits Using
Proposed Parity
Preserving Gate VLSICS Vol.3, No.3, June 2012.
[7] Haghparast, M. and K. Navi, A novel fault tolerant reversible gate for
nanotechnology based
systems. Am. J. Appl. Sci., 5(5).2008
[8] Md. Saiful Islam et.al Synthesis of fault tolerant Reversible logicIEEE 2009
[9] Rakshith Saligram and Rakshith T.R. Design of Reversible Multipliers for linear
filtering
Applications in DSP International Journal of VLSI Design and Communication systems,
Dec-12
[10] B. Parhami, Fault tolerant reversible circuits, Asimolar Conf. Signal systems and
computers,
October 2006
Websites: 1. http://en.wikipedia.org/wiki/Power_optimization_(EDA)
2. http://www.altera.com/literature/cp/cp-pwropt.pdf
Any other information
21
(Not to
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
4 weeks
4 weeks
3 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books : Morris Mano, Digital System Design, 3rd Edition
Journals
[1] Radu Zlatanovici, Sean Kao, and Borivoje Nikolic, EnergyDelay Optimization of 64Bit CarryLookahead Adders With a 240 ps 90 nm CMOS Design Example, IEEE JOURNAL
OF SOLIDSTATE CIRCUITS, VOL. 44, NO. 2, FEBRUARY 2009
[2] Arkadiy morgenshtein, Alexander fish and Israel a .wagner, Gate Diffusion input
(GDI): A power efficient method for digital combinatorial circuits, IEEE Transaction on
very large scale integration (VLSI) systems vol.10, no. 5 October 2002.
[3] Arkadiy Morgenshtein, Idan Shwartz and Alexander Fish, Gate Diffusion Input (GDI)
Logic in Standard CMOS Nanoscale Process 2010 IEEE 26-th Convention of Electrical and
Electronics Engineers in Israel
[4] N.H.E.Weste, David Harris Ayan Banerjee, CMOS VLSI design, Pearson Education
Publication, Sixth Impression, 2008
22
23
B.Gouri Sivanandhini
Department
E.C.E
Project Title
(DSP)
applications
involving
multiplications
and
performance of the
entire calculation . A design of high performance 64 bit Multiplier-andAccumulator (MAC) is proposed. The multiplier is designed using
modified Wallace multiplier and the adder is done with carry save adder.
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
03
4 weeks
04
3 weeks
03
2 weeks
02
Documentation
1 week
01
Overall
13 weeks
13
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books: Dsp processors and its Architecture by avtar singh
Journals
Websites:
Any other information
24
B.Gouri Sivanandhini
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
03
4 weeks
04
3 weeks
03
2 weeks
02
Documentation
1 week
01
Overall
13 weeks
13
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books
Dsp processors and its Architecture by avtar singh
journal
Websites:
Any other information
25
B.Gouri Sivanandhini
Department
E.C.E
(Not to
Project Title
bits
are
equal.
This
PC
MICROWIND
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
03
4 weeks
04
Implementation/Experimentati
on
3 weeks
03
Result Analysis
2 weeks
02
Documentation
1 week
01
Overall
13 weeks
13
Suggested Readings
Books:
Fundamentals of CMOS VLSI Design, by V.G Kiran kumar,H.R.Nagesh , pearson
publications,2011
Journals: Saleh abdel hafeez, A Gordon ross and Behrooz parhami,scalable digital CMOS
Comparator using a parallel prefix tree, IEEE Transaction on VLSI System.
Websites: www.ijser.org
www.researchgate.net
26
B.Gouri Sivanandhini
Department
E.C.E
(Not to
Project Title
Hardware/Equip.
Requirements
Software
Requirements
PC
MICROWIND
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
03
4 weeks
04
Implementation/Experimentati
on
3 weeks
03
Result Analysis
2 weeks
02
Documentation
1 week
01
Overall
13 weeks
13
Suggested Readings
Books:
Fundamentals of CMOS VLSI Design, by V.G Kiran kumar,H.R.Nagesh , pearson
publications,2011
Journals: Vivechana Dubey and Ravi mohan sai ram,An ALU optimized for area and power,
IEEE Transaction 2014 ACCT.
Websites: www.ijettcs.org
www.researchgate.net
27
Description
ECE
Design of Microstrip feed Rectangular Microstrip antenna
APPLICATION: Wireless LAN application
In high performance aircraft, space craft, satellite and missile applications, where size,
weight, cost, performance ,ease of installation and aerodynamic profiles are constraints,
low profile antennas may be required. Presently there are many other government and
commercial applications, such as mobile radio and wireless communications that have
similar specifications. To meet these requirements microstrip antennas can be used. The
simplest form of microstrip antenna consists of radiator on one side of the substrate
material and ground on the other side.
There are numerous advantages of microstrip antennas in wireless communication
system because of its desirable characteristic.. To increase the rate of data transfer,
increased antenna bandwidth is required. Various schemes have been suggested for the
design of antenna to get large bandwidth..Many other broadband techniques are used in
Microstrip antennas include thick substrates, employing parasitic elements either in
coplanar or stacked configurations with other approaches such as cutting slots inside the
regular MSA geometries or changing the shapes of MSA to a diamond shape.
The main aim of this project to design a rectangular microstrip antenna at a frequency
of 2.45 GHz (Wireless LAN frequency) using transmission line model. It is fed with 50
ohms microstrip line.The design calculations can be done by using MATLAB software tool
and the various parameters of rectangular MSA Viz input impedance, gain, return loss,
VSWR can be obtained by using High frequency simulation software version 12.1.
Hardware/Equi
p.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
20hrs
4 weeks
25hrs
Implementation/Experimentation
3 weeks
24hr
Result Analysis
2 weeks
16hrs
Documentation
1 week
10hrs
Overall
13 weeks
104hrs
Suggested Readings
Books: 1.Constaine A. Balanis, Antenna Theory analysis and design, Second/ Third Edition
2..Girish Kumar and K.P. Ray : Broad band Microstrip Antennas Artech House, Antennas and Wave
propagation Library,2003 Edition
1. JournalsRectangular Microstrip Patch Antenna at 2GHZ on Different Dielectric Constant for
Pervasive Wireless Communication, Md. Maruf Ahamed, Kishore Bhowmik, Md. Shahidulla, Md.
Shihabul Islam, Md. Abdur Rahman , International Journal of Electrical and Computer Engineering
(IJECE).Vol.2, No.3, June 2012, pp. 417 ~ 424 ISSN: 2088-8708.
2. Analysis And Design of Rectangular Microstrip Patch Antenna On Different Resonant Frequencies
For Pervasive Wireless Communication Md. Maruf Ahamed, Kishore Bhowmik, Abdulla Al
28
3.
4.
5.
6.
Suman.international journal of scientific & technology research volume 1, issue 5, june 2012 issn
2277-8616.
Design of a compact Microstrip Patch Antenna for use in
Wireless ...etd.lib.fsu.edu/theses/available/etd-04102004-143656/.../Chapter4.pdf Microstrip patch
antenna design and results, Chapter-4.p.p 48-50
Websites www.antenna-theory.com/antennas/patches/antenna.php
Purpose: To understand the basic concepts &Design of Microstrip.
www.iaesjournal.com/online/index.php/IJECE/article/view/341/pdf
Purpose:to understand the design of rectangular Microstrip antenna
ieeexplore.ieee.org ... Signal Processing and Communication
Purpose:To familiar in the design of rectangular Microstrip antenna.
29
Description
Hardware/E
quip.
Requiremen
ts
Software
Requiremen
ts
(Not to exceed
ECE
A Design of a probe feed Square patch antenna at a frequency of
1.8GHz APPLICATION: Wireless LAN application
Description: There are numerous advantages of microstrip antennas in
wireless communication system because of its desirable characteristic. But
there are various disadvantages of microstrip antenna such as narrow
bandwidth typically 1-5% and low gain which is the major limiting factor for
the application of these antennas. To increase the rate of data transfer,
increased antenna bandwidth is required. Various schemes have been
suggested for the design of antenna to get large bandwidth. Although these
antennas have good impedance bandwidths, but have bidirectional radiation
pattern which further reduces the gain .Many other broadband techniques are
used in Microstrip antennas include thick substrates, employing parasitic
elements either in coplanar or stacked configurations with other approaches
such as cutting slots inside the regular MSA geometries or changing the
shapes of MSA to a diamond shape.
In this project work, a Square microstrip antenna at a frequency 1.8GHz will be
designed using transmission line model and its various parameters Viz input
impedance, gain, return loss, VSWR, BW .. can be obtained by using High
frequency simulation software version 12.1
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested
Duration by
Faculty
20hrs
4 weeks
25hrs
Implementation/Experimentation
3 weeks
24hr
Result Analysis
2 weeks
16hrs
Documentation
1 week
10hrs
Overall
13 weeks
104hrs
Suggested Readings
Books: 1.Constaine A. Balanis, Antenna Theory analysis and design, Second/ Third Edition
2..Girish Kumar and K.P. Ray : Broad band Microstrip Antennas Artech House,
Antennas and Wave propagation Library,2003 Edition.
Journals: 1. International Journal of Application or Innovation in Engineering & Management
(IJAIEM)
Design, Simulation and Analysis of a Square Shaped S band Microstrip Antenna...
Web Site: www.ijaiem.org Volume 2, Issue 1, January 2013.
2. .International Journal of Innovative Technology and Exploring Engineering (IJITEE)
30
31
Faculty Name
I.V.S.Rama Sastry
Department
ECE
Bandwidth improvement technique for a square microstrip antenna
APPLICATION: Wireless LAN application
Description:.
A reasonable thickness should be considered in the selection of substrate and the
bandwidth would be enhanced using additional techniques. Various techniques have
been implemented in the past to overcome these shortcomings including the use of
modifying the shape of the patch, making slots on patch (V-slot, U-slot, H-slot,
diagonal slot, square, ring slot antennas, etc) by different feeding methods in single
layer and multilayer configurations.
In this work we introduce one of the BW enhancement techniques.on microstrip
antenna.The main objective of this project is to design a basic a Rectangular/Square
microstrip antenna at a frequency of 2.45 GHz (Wireless LAN frequency) using
transmission line model. A slot is introduced on the radiator, to enhance the BW. The
slot may be either V or U shape. The design calculations can be done by using
MATLAB software tool and the various parameters of rectangular MSA Viz input
impedance, gain, return loss, VSWR can be obtained by using High frequency
simulation software version 12.1.
Project Title
Description
Hardware/Equi
p.
Requirements
Software
Requirements
3 weeks
24hr
Result Analysis
2 weeks
16hrs
Documentation
1 week
10hrs
Overall
13 weeks
104hrs
Suggested Readings
Books: 1.Constaine A. Balanis, Antenna Theory analysis and design, Second/ Third Edition
2..Girish Kumar and K.P. Ray : Broad band Microstrip Antennas Artech House, Antennas and
Wave propagation Library,2003 Edition
Journals:1 Bandwidth Enhancement for Microstrip Patch Antenna Using Stacked Patch and Slot IEEE
2Bandwidth Enhancement of Probe Fed Microstrip Patch Antenna
International Journal of Electronics Communication and Computer Technology (IJECCT) Volume 3
Issue 1 (January 2013) ISSN:2249-7838 IJECCT | www.ijecct.org 368
Websites: 1 www.ijecct.org 368
2.www.iosrjournals.org www.iosrjournals.org 15 | Page ISSN: 2278-2834, ISBN: 2278-8735.
Volume ,
Issue 4 (Sep-Oct. 2012), PP 15-18
Any other information
Testing is not possible. Hardware can be made. Only Simulation Results to be executed
32
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Literature Survey
ECE
Design of 2x1 microstrip antenna array.
APPLICATION: Wireless communication systems
Description: Antennas play a very important role in the field of
wireless communications. Some of them are parabolic reflectors, patch
antennas, slot antennas and folded dipole antennas. Each type of
antenna is good in its own properties and usage. We can say antennas
are the backbone and almost everything in the wireless communication
without which the word could have not reached at this age of
technology .Patch antennas play a very significant role in today's world
of wireless communication systems. A microstrip patch antenna is very
simple in the construction using a conventional microstrip fabrication
technique. The patch can take any shape but rectangular and circular
configurations are the most commonly used configurations. These patch
antennas are used as simple and for the widest and most demanding
applications. Dual characteristics, circular polarizations, dual frequency
operation, frequency agility, broad band width, feed line flexibility and
beam scanning can be easily obtained from these patch antennas..A
microstrip antenna consists of conducting patch on a ground plane
separated by dielectric substrate. Low dielectric constant substrates are
generally preferred for maximum radiation.
Microstrip antennas are very versatile and are used, among other
things, to synthesize a required pattern that cannot be achieved with a
single element. In addition, they are used to scan the beam of an
antenna system, increase the directivity, and perform various other
functions which would be difficult with any one single element. The
elements can be fed by a single line or by multiple lines in a feed
network arrangement. In this project work a two elementa antenna
array has been proposed to develop the performance of this antenna. A
single feed is provived for both elements.. The performance
characteristics of the antenna array, i.e. radiation patterns, reflected
loss, efficiency and antenna gain, etc. can be obtained by using
electromagnetic simulator HFSS simulation results.
33
(Not to
4 weeks
3 weeks
25hrs
24hr
2 weeks
16hrs
1 week
10hrs
Overall
13 weeks
104hrs
Suggested Readings
Books: 1.Constaine A. Balanis, Antenna Theory analysis and design, Second/ Third Edition
2..Girish Kumar and K.P. Ray : Broad band Microstrip Antennas Artech House,
Antennas and Wave propagation Library,2003 Edition
3.David.M.Pozar, Microwave Engineering, Second Edition, 1993,John
Wiley&Sons,INC
Journals: 1.International Journal of Electronic Engineering Research , Research India
Publications Volume 1 Number 1 (2009) pp. 71
77,http://www.ripublication.com/ijeer.htm
2. Modeling and simulation of Microstrip patch array for smart antennas by K Meena Cited by 8 - Related articles
www.cscjournals.org/csc/manuscript/Journals/IJE/volume3/.../IJE-131.pd...
Websites: 1. www.idc-online.com/.../Design%20of%20an%208X1%20Square%20Mi...
2.Design of an 8X1 Square Microstrip Patch. Antenna Array. V.R. Anitha. 1 and S.
Narayana Reddy. Dept of EEE, SV University, Tirupati. 2.
Any other information
Testing is not possible. Hardware can be made. Only Simulation Results to be executed
34
Description
ECE
Design of high frequency Low pass/High pass filter using microstrip lines.
APPLICATION: Wireless Communication systems
Description: The microwave filters are based on distributed parameters rather
than lumped inductors and capacitors. For low-power applications, stripline and
microstrip filters are extensively used because of their low cost and repeatability.
For high-power requirements, waveguide structures are utilized. Microstrip line is
bimetallic which contain two metallic surface separated with a small distance,
having a dielectric material between them..
The filter is required in all RF-communication techniques. Low Pass Filters play an
important role in wireless power transmission systems. Transmitted and received
signals have to be filtered at a certain frequency with a specific bandwidth. In this
paper the design of filter is done in the ISM (Industrial, Scientific and Medical) band
whose frequency lies between 1.55GHz- 3.99GHz. After getting the specifications
required, we realized the filter structure with the help of HFSS software, and the
filter characteristics and its various parameters Viz,insertion loss,S-paramers can
be obtained from software simulation results.
Hardware/Equi
p.
Requirements
Software
Requirements
4 weeks
25hrs
Implementation/Experimentation
3 weeks
24hr
Result Analysis
2 weeks
16hrs
Documentation
1 week
10hrs
Overall
13 weeks
104hrs
Suggested Readings
Books: 1.David.M.Pozar, Microwave Engineering, Second Edition, 1993,John Wiley&Sons,INC
2. Reinhold Ludwig, Gene Bogdanow RF circuits Design Theory and Applications , 2 nd
Edition,Pearson publication
Journals: 1.Design and Simulation of Magic Tee and Ring Hybrid Coupler using Ansoft HFSS Parul
Dawar Dept. of ECE, Guru Tegh Bahadur Institute of Technology, Rajouri Garden,New Delhi,
India.pp No.199-203, IJCST Vol. 2, Issue 1, March 2011; I S S N : 2 2 2 9 - 4 3 3 3 ( P r i n t ) |
ISSN:0976-8491
2.Broad-Band Design of Improved Hybrid-Ring 3-dB Directional Couplers. Dong Il Kim;
Naito, Y.; "Microwave Theory and Techniques,IEEE Transactions, 1982 , pp. 2040 - 2046,
Websites: www.gooogle.com for this topic
Any other information
Testing is not possible. Hardware can be made. Only Simulation Results to be executed
35
G.M.GANESH
Department
ECE
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentati
on
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books : 1) Wireless communications -2002 edition, PHI, RAPPAPORT.
2) Digital communications -4th edition, TMG,JOHN.G.PROAKIS
3) Digital Communications 2nd edition, PHI, BERNALD SKLAR.
Journals: 1) Overview of CDMA Evolution Toward Wideband CDMA,IEEE
Communications,Vol.1,No.1,1998
1)
2) Performance Analysis of CDMA Based Wireless Communication Systems Using
Simplified
Improved
Gaussian
Approximation
Method,
IEE
Transaction
On
Communications, 19 May 2004.
2) 3) Venkategowda, N.K.D.; Jagannatham, A.K., \WR based semi-blind channel estimation
for frequency-selective MIMO MC-CDMA systems," 2012 IEEE Wireless Communications
and Networking Conference (WCNC), pp.317-321, 1-4 April 2012.
Websites : 1) www.mathworks.com
2) www.wikipedia.com
Any other information
36
G.M.GANESH
Department
ECE
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books : 1) MATLAB Help Documents, Communications Toolbox.,2007.
2) Digital communications -4th edition, TMG,JOHN.G.PROAKIS
3) Digital Communications 2nd edition, PHI, BERNALD SKLAR.
Journals: 1) IEEE Transaction on Communications.
2) IEEE International, Mobile Radio Personal Communication.
3) IEEE Transaction on Spread Spectrum
Websites : 1)
2)
www.mathworks.com
www.wikipedia.com
37
G.M.GANESH
Department
ECE
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books : 1) MATLAB Help Documents, Communications Toolbox.,2007.
2) Digital communications -4th edition, TMG,JOHN.G.PROAKIS
3) Digital Communications 2nd edition, PHI, BERNALD SKLAR.
Journals: 1) Spread Spectrum For Global Communications-II, IEEE Transaction On
Communications
,Vol .18,No.11.Jan 2000.Page No.1-5.
2) Anti-jamming message Driven Frequency Hopping Part-I:System Design- IEEE
WirelessCommunication,Vol.12,issue 1,page 70-79,Januvary 2013.
3) 3) Venkategowda, N.K.D.; Jagannatham, A.K., \WR based semi-blind channel estimation
for frequency-selective MIMO MC-CDMA systems," 2012 IEEE Wireless Communications and
Networking Conference (WCNC), pp.317-321, 1-4 April 2012.
Websites : 1) www.mathworks.com
2) www.wikipedia.com
Any other information
38
G.M.GANESH
Department
ECE
Project Title
Description
Hardware/Equip
. Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation
/Experimentation
Result Analysis
Suggested Readings
Books : 1) MATLAB Help Documents, Communications Toolbox.,2007.
2) Digital communications -4th edition, TMG,JOHN.G.PROAKIS
3) Digital Communication Systems Using MATLAB and Simulink Dennis Silage
Journals: 1) Performance improvement of PAM DS UWB signal in AWGN Channel based
on EMD Signal Processing Systems(ICSPS),5-7 July 2010,Vol.3,Pages 139-142.
2) Ultra Wideband System Performance studies in AWGN Channel with
Intentional Interference-Hamalainen
Websites : 1) www.mathworks.com
2) www.dennis-silage.com
Any other information
39
Faculty Name
Department
E.C.E
The Application Of PIC and Zigbee Technology Wireless Networks In
Monitoring Mine Safety System
Project Title
The foremost critical task for coal mine is of keeping track of miners spread out
across a large mining areas .It becomes even difficult when mine tunnels collapse.
Many mines use a radio system to track miners, but when a collapse occurs, the
base stations connected by a thin wire often are rendered useless.
Description
Hardware/Equi
p.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
Wireless sensor networks, K.Sohraby
PIC Microcontroller and Embedded Systems : Using assembly and C for PIC 18 , Danny Causey,
Rolin McKinlay, Muhammad Ali Mazidi, 1st Edition
Journals
International Conference: Computing, Communication, Control, and Management, 2008. CCCM '08
Websites:www.ieeexplore.ieee.org
www.researchgate.net
Any other information
40
41
Description
Hardware/Eq
uip.
Requirement
s
Software
Requirement
s
(Not to exceed
E.C.E
Design of Embedded Ethernet based web server for Interface
for Monitoring and Controlling
Computer communication systems and especially the Internet are
playing an important role in the daily life. Using this knowledge many
applications are imaginable. Home automation, utility meters,
appliances, security systems, card readers, and building controls, which
can be easily, controlled using either special front-end software or a
standard internet browser client from anywhere around the world.
Web access functionality is embedded in a device to enable low
cost widely accessible and enhanced user interface functions for the
device. A web server in the device provides access to the user interface
functions for the device through a device web page. A web server can
be embedded into any appliance and connected to the Internet so the
appliance can be monitored and controlled from remote places through
the browser in a desktop.
The aim of the project is to control the devices or equipments
from the remote place through a web page. Here all the devices, which
are to be controlled, are connected to the relays (acts as switches) on
the web server circuit board. The web-server circuit is connected to LAN
or Internet. The client or a person on the PC is also connected to same
LAN or Internet. By typing the IP-address of LAN on the web browser,
the user gets a web page on screen; this page contains all the
information about the status of the devices. The user can also control
the devices interfaced to the web server by pressing a button provided
in the web page.
ARM processor, Relay unit , Sensor module
Literature Survey
Recommended
Duration
3 weeks
Suggested Duration
by Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Project Activity
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books : Ethernet: the definitive guide, Charles E. Spurgeon
ARM Processor , e-book
Journals :International Journal of Advanced Research in Computer and Communication
Engineering
42
43
Department
E.C.E
Project Title
Description
Talking signs, guide cane, echolocations are all useful in navigating the
visually challenged people to reach their destination, but the main
objective is not reached that it fails to join them with traffic. In this project
we propose a bus system using wireless sensor networks (WSNs).The blind
people in the bus station is provided with a ZigBee unit which is
recognized by the ZigBee in the bus and the indication is made in the bus
that the blind people is present in the station. So the bus stops at the
particular station. The desired bus that the blind want to take is notified to
him with the help of speech recognition system HM2007. The blind gives
the input about the place he has to reach using microphones and the voice
recognition system recognizes it .The input is then analyzed by the
microcontroller which generates the bus numbers corresponding to the
location provided by the blind. These bus numbers are converted into
audio output using the voice synthesizer APR 9600. The ZigBee transceiver
in the bus sends the bus number to the transceiver with the blind and the
bus number is announced to the blind through the headphones. The blind
takes the right bus parked in front of him and when the destination is
reached it is announced by means of the GPS-634R which is connected
with the controller and voice synthesizer which produces the audio output.
This project is also aimed at helping the elder people for independent
navigation
Hardware/Equi
p.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books :Wireless sensor networks, K.Sohraby
ARM Processor , e-book
Journals :International Conference on Circuits, Power and Computing Technologies [ICCPCT2013]
Websites: www.ieee.org
www.niueee.in
Any other information
44
45
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experiment
ation
Result Analysis
Suggested Readings
Books
Wireless sensor networks, K.Sohraby
ARM Processor , e-book
Journals
International Journal of Application or Innovation in Engineering & Management (IJAIEM)
Websites:
www.ijaiem.org
Any other information
46
Department
ECE
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Design Of An Efficient And Optimized Algorithm For SerialParallel Multiplication Using AOP
Efficient and optimizing an algorithm for hardware-efficient AOP-based
on serial-parallel multiplication, and to perform circuit level optimization
to reduce the area and the time complexities of implementation .Finite
field multiplication over GF(2m) based on irreducible all onepolynomials (AOP), where the modular reduction of degree is achieved
by cyclic-left-shift without any logic operations. A regular and localized
bit-level dependence graph (DG) is derived from the proposed algorithm
and mapped into an array architecture, where the modular reduction is
achieved by a serial-in parallel out shift-register. In this thesis
dependence graph is drawn using algorithm and then this dependence
graph is regularized to perform unique operation at different nodes and
finally this regularized dependence graph is mapped into dedicated
hardware which consists of array of program element and the required
multiplication is performed by using 2(m+1) D Flip Flops ,(m+1) AND
gates and (m+1) XOR gates.
Modelsim Xilinx Edition (MXE)
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
Journals
IEEE Publications,2013
Websites
Any other information
47
Faculty Name
K.SATISH
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
1. William Stallings ,Cryptography and network security: principles and practices-4th
edition Pearson Education Inc.
2. J. Bhasker, A VHDL Primer, Third Edition, Prentice Hall Publication, 2009
Journals
1.Chaves R, Kuzmanov G, Sousa L, Vassiliadis S (2006) Improving SHA-2 hardware
implementations.: Cryptographic Hardware and Embedded Systems-CHES 2006, pp 298
310.
Websites:
http://en.wikipedia.org/wiki/SHA-2
www.nsit.gov
Any other information
48
Mr.K.SATISH
Department
ECE
Description
Hardware/Equip.
Requirements
Software
Requirements
In this project the performance of the TCP over different Mobile Ad-hoc
Network Routing Protocols is evaluated by using the network simulator
(NS2). The routing protocols used in the simulations are Ad-hoc On
Demand Distance Vector Routing protocol (AODV), Dynamic Source
Routing protocol (DSR) and Destination Sequenced Distance Vector
routing protocol (DSDV). The DSDV is a table driven algorithm. DSR is
source routing algorithm i.e. source appends the complete route for the
packet to reach the destination in the packets header. AODV is an on
demand routing protocol. Performance metrics are throughput and
window size.
PC
LINUX,Network simulator-NS-2,
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books :Andrew. S. Tanenbaum, COMPUTER NETWORKS, 4th
Edition, Pearson
Education.
1 Mahbub Hassan, Raj Jain, High performance TCP/IP Networking PHI, 2005.
Journals: G. Holland and N. Vaidya, Analysis of TCP performance over mobile ad hoc
networks, Proceedings of ACM Mobicom, pp. 219230,
Websites
www.isi.edu/nsnam/ns/
www.mecs-press.org/ijcnis/ijcnis-v5-n9/IJCNIS-V5-N9-6.pdf
Any other information
49
ECE
Project Title
Test
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Literature Survey
Data
Compression
with
Efficient
Dictionary
Selection
Method
In System on Chips(SoC), if circuit density increases, test data volume
increases to test the circuit, it requires larger memory sizes. If memory
size is high we get more faults. To detect these faults we have to go for
ATE(Automatic Test Equipment)
or BIST(Built in Self Test) methods.
Instead to decrease size of memory, the solution is going for
Compression.
Compression schemes are classified into two general groups: dictionary
and bit masking schemes.
PC
The Project implemented in Hardware Description Language (HDL) and
Simulation & Synthesis is performed on Xilinx ISE .
Suggested Duration by
Recommended Duration
Faculty
3 weeks
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
1. M. Abramovici, M. A. Breuer, and A.D. Friedman, Digital System Testing and Testable
Design,.
IEEE Press, New York, 1990, 652 pages
2. Neil H.E. Weste, David Harris, Ayan Banerjee ,CMOS VLSI Design: A Circuits and Systems
Perspective, Thrid Edition, Pearson,2009
Journals
1. BASU AND MISHRA: Test data compression using efficient Bitmask and dictionary
selection methods- IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI)
SYSTEMS
2.L. Li, K. Chakrabarty, and N. Touba, Test data compression using dic- tionaries with
selective entries and xed-length indices, ACM Trans. Des. Autom. Electron. Syst., vol. 8,
no. 4, pp. 470490,
Websites
1 www.cise.ufl.edu/~kbasu/tvlsi09.pdf
2 http://www.sciweavers.org/publications/test-data-compression-using-efficientbitmask-and-dictionary-selection-methods
Any other information
50
(Not to
Department
E.C.E
Project Title
Description
The concept is based on the idea that a blind pedestrian can be aided
by spoken instructions from an operator who receives a video stream
from a camera carried by the visually impaired user. An early
prototype utilizing two laptop PCs and a wireless Internet connection
is used in orientation and mobility trials, which aim to measure the
potential usefulness of the system and discover possible problems
with user-operator communication or device design.
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
3 weeks
Implementation/Experimentati
on
3 weeks
4 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
Journals
1. Bujacz, M.; Baranski, P.; Moranski, M.; Strumillo, P.; Materka, A, "Remote guidance
for the blind A proposed teleassistance system and navigation trials," Human
System Interactions, 2008 Conference on , vol., no., pp.888,892
2. Shoval, S.; Borenstein, J.; Koren, Y., "Mobile robot obstacle avoidance in a
computerized travel aid for the blind," Robotics and Automation, 1994.
Proceedings., 1994 IEEE International Conference on , vol., no., pp.2023,2028
vol.3,
Websites:
Any other information
51
C.Pramod Kumar
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
This project is to help farmers to keep their water motor pumps turned
on continuously. To help farmers overcome this issue, and save
wastage of water and electricity, and to control the pumps remotely,
GSM modem, SMPS, Microcontroller and allied circuitryTone generator,
Infrared sensing, Antenna for GSM modem
Microcontroller programming/Embedded C Programming
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
3 weeks
3 weeks
4 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books
Journals
1.Ahmed, V.; Ladhake, S.A, "Innovative Cost Effective Approach for Cell Phone Based
Remote Controlled Embedded System for Irrigation," Communication Systems and
Network Technologies (CSNT), 2011 International Conference on , vol., no., pp.419,422, 35 June 2011
2International Journal of Science and Research (IJSR) ISSN (Online): 2319-7064
Impact Factor (2012): 3.358 Automatic Ambulance Rescue System Using
Shortest Path Finding Algorithm .
Websites:
52
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
E.C.E
AUTOMATIC ACCIDENT DETECTION AND AMBULANCE RESCUE
WITH INTELLIGENT TRAFFIC LIGHT SYSTEM
The ambulance is controlled by the control unit which furnishes
adequate route to the ambulance and also controls the traffic light
according to the ambulance location and thus reaching the hospital
safely.The controller identifies the location of the accident spot
through the sensor systems in the vehicle which determined the
accident and thus the controller walks through the ambulance to the
spot. This scheme is fully automated, thus it finds the accident spot,
controls the traffic lights, helping to reach the hospital in time
Non-Intrusive types of sensor is fitted on the road,GSM modem, SMPS
power supply with battery back-up, Microcontroller and allied circuitry,
Fire sensor, Vibration sensor, Max 232, Infrared sensing, Antenna for
Gps system.
Microcontroller programming/Embedded C Programming
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
3 weeks
3 weeks
4 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books
Journals
1.Fogue, M.; Garrido, P.; Martinez, F.J.; Cano, J.-C.; Calafate, C.T.; Manzoni, P., "Automatic
Accident Detection: Assistance Through Communication Technologies and
Vehicles," Vehicular Technology Magazine, IEEE , vol.7, no.3, pp.90,100, Sept. 2012
2Wang Wei; Fan Hanbo, "Traffic accident automatic detection and remote alarm
device," Electric Information and Control Engineering (ICEICE), 2011 International
Conference on , vol., no., pp.910,913, 15-17 April 2011
Websites:
Any other information
53
54
Department
E.C.E
Project Title
Description
Hardware/Equip
. Requirements
Software
Requirements
(Not to exceed
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
1. Ramjee Prasad, OFDM for wireless communications, Universal Personal Communications,
2004 edition.
2. John G. Proakis, Digital Communications. Fourth Edition, McGraw Hill, New York, 2001.
Journals
1. Gerhard Bauch, Senior Member, IEEE, and Javed Shamim Malik, Cyclic Delay
Diversity
with Bit-Interleaved Coded Modulation in Orthogonal Frequency Division Multiple Access. IEEE
Transactions on Wireless Communications, Vol. 5, No. 8, October 2006. pp. 2092-2100.
Websites:
1. http://www.dsplog.com
Any other information
55
Department
E.C.E
Project Title
Description
Hardware/Equi
p.
Requirements
Software
Requirements
(Not to
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
1.
John G. Proakis, Digital Communications. Fourth Edition, McGraw Hill, New York,
2001.
Journals
1. X. G. Xia, A family of pulse-shaping filters with ISI Free matched and unmatched filter
properties, IEEE Trans. Communications., vol. 45, no 10. pp.1157-1158, Oct. 1997.
2. N. S. ALAGHA and P. KABAL, Generalized Raised-Cosine Filters, IEEE Transactions on
Communications, VOL. 47, NO. 7, pp. 989-997,JULY 1999.
Websites:
1. http://www.dsplog.com
2. www.mathworks.com
Any other information
Date
56
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
1. Rafael C. Gonzalez and Richard E. Woods, "Digital Image Processing"' Addison-Wesley,
Fifth Indian Reprint - 2000.
Journals
1. Richard Nock and Frank Nielsen, Statistical Region Merging, IEEE transactions on
Pattern Analysis and Machine Intelligence, Nov.2004, vol.26, page(s) 1452-1458.
Websites:
1. www.mathworks.com
Any other information
Date
57
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
E.C.E
Image segmentation techniques
Segmentation techniques like region growing segmentation and
edge detection using different operators like sobel, prewitt, canny are
used to detect surface deformities. All the simulation work undertaken
during this mini project is performed in MATLAB v.7. The reasons for
choosing MATLAB are compactness (complex algorithms can be
expressed in a very few lines of code) and graphics support.
PC
MATLAB
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
1. Rafael C. Gonzalez and Richard E. Woods, "Digital Image Processing"' Addison-Wesley,
Fifth Indian Reprint - 2000.
Journals
Websites:
1. www.mathworks.com
58
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
(Not to
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
2 weeks
4 weeks
4 weeks
3 weeks
2 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
11 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books :[1] Rafael C. Gonzalez and Richard E. Woods, "Digital Image Processing"'
Addison-Wesley, Fifth Indian Reprint - 2000.
Journals
[1] Kalman, Dan. A Singularly Valuable Decomposition. The college Mathematics
Journal.Vol.27 No.1 Jan 1998, 2-23.
Websites:[1] www.mathworks.com
Any other information
59
(Not to
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Spartan 3E FPGA
Xilinx 10.1 or higher
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks.
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
Verilog hdl by padmanabhan , verilog hdl by palnitker and verilog hdl by j.bhakar.
Journals
Websites:
Nptel.iitm.ac.in
Any other information
60
(Not to
Faculty Name
R. Sravan kumar
Department
E.C.E
Project Title
Description
This project mainly deals with data storage and flow within the memory
of chip. Here, perfect synchronization is maintained for read and write
cycles between memory chips if we are performing an interface
operation.
Hardware/Equip.
Requirements
Software
Requirements
Spartan 3E FPGA
Xilinx 10.1 or higher
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks.
Suggested Readings
Books
Verilog hdl by padmanabhan , verilog hdl by palnitker and verilog hdl by j.bhakar.
Journals
Websites:
Nptel.iitm.ac.in
Any other information
61
(Not to
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Spartan 3E FPGA
Xilinx 10.1 or higher
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks.
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
Verilog hdl by padmanabhan , verilog hdl by palnitker and verilog hdl by j.bhakar.
Journals
Websites:
Nptel.iitm.ac.in
Any other information
62
(Not to exceed
Faculty Name
SRAVAN KUMAR R.
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
PC
Xilinx-ISE(VHDL), Modelsim simulator
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentation
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books :Digital Signal Processing by Johny, PHI Publications
Circuit Desing using VHDL by Pedroni
VHDL by B.Bhaskar
Digital Signal Processing by Vallavraj&Salivahanan
Journals
[1]. J. Choi, J. Jeon, and K. Choi, Power minimization of function units by partially guarded
computation, in Proc. Int. Symp. Low
Power Electron. Des., Jul. 2000, pp. 131136.
[2]. Fayed A and M. A. Bayoumi, A novel architecture for low-power design of parallel
multipliers, in Proc. IEEE Comput. Soc.
Annu Workshop VLSI, Apr. 2001, pp. 149154.
[3]. N. Honarmand and A. A. Kusha, Low power minimization combinational multipliers using
data-driven signal gating, in Proc.
IEEE Int. Conf. Asia-Pacific Circuits Syst., Dec. 2006, pp. 1430 1433.
[4]. K.-H. Chen and Y.-S. Chu, A spurious-power suppression technique for multimedia/DSP
applications, IEEE Trans. Circuits Syst.
I, Reg. Papers, vol. 56, no. 1, pp. 132143, Jan. 2009.
Websites :www.howstuffswork.com, www.xilinx.com, www.wikipedia.com
Any other information
63
(Not to
Department
E.C.E
Project Title
Description
This project mainly deals with the testing of any combinational circuit
with the random test vectors which is to be applied to combinational
circuit to test the functionality of the circuit.
Hardware/Equip.
Requirements
Software
Requirements
Spartan 3E FPGA
Xilinx 10.1 or higher
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
2 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
12 weeks
Implementation/Experimentati
on
Result Analysis
Suggested Readings
Books
Verilog hdl by padmanabhan , verilog hdl by palnitker and verilog hdl by j.bhakar.
Journals
Ijdacr
Websites:
64
(Not to
Faculty Name
Department
E.C.E
Project Title
Description
This project mainly deals with the car parking systems which is done
automatically in a step by step process to verify the identity, parking
space in slots etc. This can be designed using verilog hdl and can
implemented in real time applications.
Hardware/Equip.
Requirements
Software
Requirements
Spartan 3E FPGA
Xilinx 10.1 or higher
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
2 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
2 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
11 weeks
Suggested Readings
Books
Verilog hdl by padmanabhan , verilog hdl by palnitker and verilog hdl by j.bhakar.
Journals
Ijcsi
Websites:
65
(Not to
Department
E.C.E
Project Title
Description
This project mainly deals with the efficient design of home automation
system using verilog HDL and a possible solution where the user
controls the devices by employing an FPGA interface to which the
devices and sensors are interfaced.
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
2 weeks
4 weeks
5 weeks
3 weeks
2 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
Verilog hdl by padmanabhan , verilog hdl by palnitker and verilog hdl by j.bhakar.
Journals
International conference on recent trends in computer and information engineering-2013.
Websites:
66
E.C.E
Project Title
Description
Hardware/Equi
p.
Requirements
Software
Requirements
Embedded C
KEIL Vision IDE
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentati
on
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
Journals
Websites
www.freescale.com
www.networkworld.com
www.touchscreens.com
Any other information
67
Department
E.C.E
Design And Application Of Mobile Embedded System For Home Care
Project Title
Application
In this project a low cost GSM based home security system is developed
using embedded secured system with ARM microcontroller. This system
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
Embedding systems design- Oliver Barley
Arm system developers guide- Steve Furber
Journals
http://ieeexplore.ieee.org/Xplore/login.jsp?url=/iel5/30/4560070/04560131.pdf?
arnumber=4560131
Websites:
www.nxp.com
www.keil.com
www.electronicsforyou.com
www.national.com
Any other information
68
Department
E.C.E
Project Title
Description
This Project anti theft control system for automobiles tries to prevent the
theft of a vehicle using GSM-SMS services. The present system is an
excellent and cost effective to prevent car theft .Here the user owning a
car types a password if it matches with the existing only the vehicle
gets started for the symbolic representation relay turns ON. The user
can give three attempts to match the password. If it fails automatically it
alerts the by using GSM modem exact message will be given to the owner
of the vehicle. If the password matches then the user has to insert the
key to start the vehicle. This technique helps in taking fast steps towards
an attempt to steal . The design is robust and simple
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books
Raj Kamal "Embedded Systems - architecture, programming and design"Second Edition
2009
Journals
B.G.Nagaraja, Ravi Rayappa, M.Mahesh, Chandrasekhar M Patil, Dr TC Manjunath:'Design
and Development of GSM based vehicle theft control system' Advanced Computer Control
ICACC '09 International conference.pp 148
Websites:
http://www.nationmaster.com/red/pie/ cri-car-the-crime-car-thefts
http://www.unitracking. com/howitworks.html
Any other information
69
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books
ARM System-On-Chip Architecture(2nd Edition) - By Steve Furber
ARM System Developer Guide-By Andrew Sloss, Dominic Slymes, Chris Wright
8051 Microcontrollers, Hardware,Software and Applications-By D.M Calcutt
Embedded System Design- By Frank Wahid
Embedded System Design(Second Edition)-By Steve Heath
The Insiders Guide to the Philips ARM 7,based microcontrollers-Trevor Martin
Journal
Websites:
www.electronicsforyou.com
www.national.com
www.et.nmsu.edu
Any other information
70
(Not to
Faculty Name
T.Saritha
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
no
Verilog hdl
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentati
on
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Suggested Readings
Books:
1. D. Gore and A. Paulraj, "MIMO antenna subset selection with space time
coding," IEEE Trans. Signal Process., pp.2 580-2588, Mar.2 002.
2. Bahceci, T. M. Duman, and Y. Altunbasak, "Antenna selection for multipleantenna transmission systems: Performance analysis and code construction," IEEE Trans.
In! Theory, pp.2 669-2681, Oct.2 003.
Journals:
1.Journal on FPGA implementation of MIMO module
2.Journal on ALAMOUTI STBC.
Websites: www.dsplog.com
rfwireless-world.com
Any other information
71
(Not to
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
nil
Xilinx
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books:
1.Neil Weste and D. Harris, CMOS VLSI Design: A Circuit and System Perspective
Pearson Addition Wesley, third Edition, 2005.
2.Ken Martin, Digital Integrated Circuit Design, Oxford University Press, New York,
2000.
Journal:
Design of Low Power Half-Subtractor Using AVL Technique Based on 65nm CMOS
Technology
Websites: 1.www.pearsonhighered.com
2. www.pptsearch365.com
Any other information
72
(Not to
Faculty Name
T.Saritha
Department
E.C.E
Project Title
Description
Hardware/Equip.
Requirements
Software
Requirements
Not required
Modelsim and Matlab
Project Activity
Recommended Duration
Literature Survey
3 weeks
Suggested Duration by
Faculty
3 weeks
4 weeks
4 weeks
3 weeks
3 weeks
2 weeks
2 weeks
Documentation
1 week
1 week
Overall
13 weeks
13 weeks
Implementation/Experimentatio
n
Result Analysis
Suggested Readings
Books:
1.Fredric J. Harris, Multirate Signal Processing for Communicating Systems, 2004.
2.Ricardo A. Losada,Digital Filters with Matlab ,The Mathworks Inc. ,May 2008.
Journal:
Journal on FPGA-Based Design of High-Speed CIC Decimator for Wireless
Applications
Websites:1. www.enggjournals.com
2. ieeexplore.ieee.org
Any other information
73
(Not to
Faculty Name
T.Saritha
Department
E.C.E
Project Title
Description
In this brief, the detection of errors during the first iterations of serial
one step Majority Logic Decoding of EG-LDPC codes has been studied.
The objective was to reduce the decoding time by stopping the
decoding process when no errors are detected. The simulation results
show that all tested combinations of errors affecting up to four bits are
detected in the first three iterations of decoding. These results extend
the ones recently presented for DS-LDPC codes, making the modified
one step majority logic decoding more attractive for memory
applications. The designer now has a larger choice of word lengths and
error correction capabilities.
Hardware/Equip.
Requirements
Software
Requirements
--xilinx
Project Activity
Recommended Duration
Suggested Duration by
Faculty
Literature Survey
3 weeks
3 weeks
4 weeks
4 weeks
Implementation/Experimentatio
n
3 weeks
3 weeks
Result Analysis
2 weeks
2 weeks
Documentation
1 week
1 weeks
Overall
13 weeks
13 weeks
Suggested Readings
Books: 1) H. Naeimi and A. DeHon, Fault secure encoder and decoder for
nanomemory applications
2) H. Tang, J. Xu, S. Lin, and K. A. S. Abdel-Ghaffar, Codes on finite
geometries,
Journals:
1) IEEE Trans. Very Large Scale Integr.(VLSI) Syst., vol. 17, no. 4, pp. 473486, Apr.
2009
Websites: 1)ita.ucsd.edu
2) en.wikipedia.org
Any other information
74