Anda di halaman 1dari 7

IRF510

Data Sheet November 1999 File Number 1573.4

5.6A, 100V, 0.540 Ohm, N-Channel Power Features


MOSFET 5.6A, 100V
This N-Channel enhancement mode silicon gate power field
rDS(ON) = 0.540
effect transistor is an advanced power MOSFET designed,
tested, and guaranteed to withstand a specified level of Single Pulse Avalanche Energy Rated
energy in the breakdown avalanche mode of operation. All of SOA is Power Dissipation Limited
these power MOSFETs are designed for applications such
as switching regulators, switching convertors, motor drivers, Nanosecond Switching Speeds
relay drivers, and drivers for high power bipolar switching Linear Transfer Characteristics
transistors requiring high speed and low gate drive power.
High Input Impedance
These types can be operated directly from integrated
circuits. Related Literature
- TB334 Guidelines for Soldering Surface Mount
Formerly developmental type TA17441.
Components to PC Boards

Ordering Information Symbol


PART NUMBER PACKAGE BRAND D

IRF510 TO-220AB IRF510

NOTE: When ordering, include the entire part number.


G

Packaging
JEDEC TO-220AB

SOURCE
DRAIN
GATE

DRAIN (FLANGE)

1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper ESD Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright Intersil Corporation 1999
IRF510

Absolute Maximum Ratings TC = 25oC, Unless Otherwise Specified


IRF510 UNITS
Drain to Source Voltage (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VDS 100 V
Drain to Gate Voltage (RGS = 20k) (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDGR 100 V
Continuous Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID 5.6 A
TC = 100oC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID 4 A
Pulsed Drain Current (Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . IDM 20 A
Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .VGS 20 V
Maximum Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .PD 43 W
Linear Derating Factor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.29 W/oC
Single Pulse Avalanche Energy Rating (Note 4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .EAS 19 mJ
Operating and Storage Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ , TSTG -55 to 175 oC
Maximum Temperature for Soldering
Leads at 0.063in (1.6mm) from Case for 10s. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TL 300 oC
Package Body for 10s, See Techbrief 334 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Tpkg 260 oC

CAUTION: Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:
1. TJ = 25oC to 150oC.

Electrical Specifications TC = 25oC, Unless Otherwise Specified

PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS


Drain to Source Breakdown Voltage BVDSS VGS = 0V, ID = 250A, (Figure 10) 100 - - V
Gate to Threshold Voltage VGS(TH) VGS = VDS, ID = 250A 2.0 - 4.0 V
Zero-Gate Voltage Drain Current IDSS VDS = 95V, VGS = 0V - - 25 A
VDS = 0.8 x Rated BVDSS, VGS = 0V, TJ = 150oC - - 250 A
On-State Drain Current (Note 2) ID(ON) VDS > ID(ON) x rDS(ON)MAX , VGS = 10V (Figure 7) 5.6 - - A
Gate to Source Leakage Current IGSS VGS = 20V - - 100 nA
Drain to Source On Resistance (Note 2) rDS(ON) VGS = 10V, ID = 3.4A (Figures 8, 9) - 0.4 0.54
Forward Transconductance (Note 2) gfs VGS = 50V, ID = 3.4A (Figure 12) 1.3 2.0 - S
Turn-On Delay Time td(ON) ID 5.6A, RGS = 24, VDD = 50V, RL = 9, - 8 12 ns
Rise Time tr VDD = 50V, VGS = 10V - 25 63 ns
MOSFET switching times are essentially independent
Turn-Off Delay Time td(OFF) of operating temperature - 15 7 ns
Fall Time tf - 12 59 ns
Total Gate Charge Qg(TOT) VGS = 10V, ID = 5.6A, VDS = 0.8 x Rated BVDSS, - 5.0 30 nC
(Gate to Source + Gate to Drain) IG(REF) = 1.5mA (Figure 14)
Gate to Source Charge Qgs Gate charge is essentially independent of operating - 2.0 - nC
temperature.
Gate to Drain Miller Charge Qgd - 3.0 - nC
Input Capacitance CISS VGS = 0V, VDS = 25V, f = 1.0MHz (Figure 11) - 135 - pF
Output Capacitance COSS - 80 - pF
Reverse-Transfer Capacitance CRSS - 20 - pF
Internal Drain Inductance LD Measured From the Modified MOSFET - 3.5 - nH
Contact Screw On Tab To Symbol Showing the
Center of Die Internal Devices
Measured From the Drain Inductances - 4.5 - nH
Lead, 6mm (0.25in) From D
Package to Center of Die LD
Internal Source Inductance LS Measured From The G - 7.5 - nH
Source Lead, 6mm
LS
(0.25in) From Header to
Source Bonding Pad S

Junction to Case RJC - - 3.5 oC/W

Junction to Ambient RJA Free air operation - - 80 oC/W

2
IRF510

Source to Drain Diode Specifications


PARAMETER SYMBOL Test Conditions MIN TYP MAX UNITS

Continuous Source to Drain Current ISD Modified MOSFET D - - 5.6 A


Symbol Showing the
Pulse Source to Drain Current ISDM - - 20 A
Integral Reverse
(Note 3) P-N Junction Diode G

Source to Drain Diode Voltage (Note 2) VSD TJ = 25oC, ISD = 5.6A, VGS = 0V (Figure 13) - - 2.5 V

Reverse Recovery Time trr TJ = 25oC, ISD = 5.6A, dISD/dt = 100A/s 4.6 96 200 ns

Reverse Recovered Charge QRR TJ = 25oC, ISD = 5.6A, dISD/dt = 100A/s 0.17 0.4 0.83 C

NOTES:
2. Pulse test: pulse width 300s, duty cycle 2%.
3. Repetitive rating: pulse width limited by max junction temperature. See Transient Thermal Impedance curve (Figure 3).
4. VDD = 25V, start TJ = 25oC, L = 910H, RG = 25, peak IAS = 5.6A.

Typical Performance Curves Unless Otherwise Specified

1.2 10
POWER DISSIPATION MULTIPLIER

1.0
8
ID, DRAIN CURRENT (A)

0.8
6

0.6
4
0.4

2
0.2

0 0
0 25 50 75 100 125 150 175 25 50 75 100 125 150 175
TC , CASE TEMPERATURE (oC) TC , CASE TEMPERATURE (oC)

FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs
TEMPERATURE CASE TEMPERATURE

10
THERMAL IMPEDANCE (oC/W)

0.5
ZJC, TRANSIENT

1
0.2
0.1 PDM
0.05
0.02
0.1 0.01 t1
SINGLE PULSE t2
NOTES:
DUTY FACTOR: D = t1/t2
PEAK TJ = PDM x ZJC + TC
0.01
10-5 10-4 10-3 10-2 0.1 1 10
t1, RECTANGULAR PULSE DURATION (S)

FIGURE 3. MAXIMUM TRANSIENT THERMAL IMPEDANCE

3
IRF510

Typical Performance Curves Unless Otherwise Specified (Continued)

100 10
OPERATION IN THIS VGS = 10V
REGION IS LIMITED
BY rDS(ON) PULSE DURATION = 80s
8 DUTY CYCLE = 0.5% MAX

ID, DRAIN CURRENT (A)


10s
ID, DRAIN CURRENT (A)

10 VGS = 8V
100s
6

1ms VGS = 7V
4
1
VGS = 6V
TC = 25oC 2
VGS = 5V
TJ = 175oC
SINGLE PULSE VGS = 4V
0.1 0
1 10 102 103 0 10 20 30 40 50
VDS , DRAIN TO SOURCE VOLTAGE (V) VDS , DRAIN TO SOURCE VOLTAGE (V)

FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. OUTPUT CHARACTERISTICS

10 10
VDS 50V

ID(ON), ON-STATE DRAIN CURRENT (A)


PULSE DURATION = 80s
DUTY CYCLE = 0.5% MAX VGS = 10V PULSE DURATION = 80s
DUTY CYCLE = 0.5% MAX
8
ID, DRAIN CURRENT (A)

VGS = 8V 1
6
TJ = 25oC
TJ = 175oC
VGS = 7V
4
0.1
VGS = 6V
2
VGS = 5V
VGS = 4V
0 10-2
0 2 4 6 8 10 0 2 4 6 8 10
VDS, DRAIN TO SOURCE VOLTAGE (V) VGS , GATE TO SOURCE VOLTAGE (V)

FIGURE 6. SATURATION CHARACTERISTICS FIGURE 7. TRANSFER CHARACTERISTICS

5 3.0
PULSE DURATION = 80s ID = 3.4A, VGS = 10V
DUTY CYCLE = 0.5% MAX PULSE DURATION = 80s
NORMALIZED ON RESISTANCE

DUTY CYCLE = 0.5% MAX


rDS(ON), DRAIN TO SOURCE

4 2.4
ON RESISTANCE ()

3 1.8

2 1.2
VGS = 10V
VGS = 20V
1 0.6

0 0
0 4 8 12 16 20 -60 -40 -20 0 20 40 60 80 100 120 140 160 180
ID, DRAIN CURRENT (A) TJ, JUNCTION TEMPERATURE (oC)

FIGURE 8. DRAIN TO SOURCE ON RESISTANCE vs GATE FIGURE 9. NORMALIZED DRAIN TO SOURCE ON


VOLTAGE AND DRAIN CURRENT RESISTANCE vs JUNCTION TEMPERATURE

4
IRF510

Typical Performance Curves Unless Otherwise Specified (Continued)

1.25 500
ID = 250A VGS = 0V, f = 1MHz
NORMALIZED DRAIN TO SOURCE

CISS = CGS + CGD


1.15 400 CRSS = CGD
BREAKDOWN VOLTAGE

C, CAPACITANCE (pF)
COSS CDS + CGD

1.05 300

0.95 200 CISS

COSS
0.85 100

CRSS
0.75 0
-60 -40 -20 0 20 40 60 80 100 120 140 160 180 1 2 5 10 2 5 102
TJ, JUNCTION TEMPERATURE (oC) VDS, DRAIN TO SOURCE VOLTAGE (V)

FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE
VOLTAGE vs JUNCTION TEMPERATURE

2.5 100
PULSE DURATION = 80s PULSE DURATION = 80s
ISD, SOURCE TO DRAIN CURRENT (A)
DUTY CYCLE = 0.5% MAX DUTY CYCLE = 0.5% MAX
VDS 50V
gfs, TRANSCONDUCTANCE (S)

2.0
TJ = 25oC
10
1.5

TJ = 175oC
1.0 TJ = 175oC
1

0.5
TJ = 25oC

0 0.1
0 2 4 6 8 10 0 0.4 0.8 1.2 1.6 2.0
ID, DRAIN CURRENT (A) VSD, SOURCE TO DRAIN VOLTAGE (V)

FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE

20
ID = 3.4A
VGS, GATE TO SOURCE VOLTAGE (V)

VDS = 80V
16 VDS = 50V
VDS = 20V

12

0
0 2 4 6 8 10
Qg, GATE CHARGE (nC)

FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE

5
IRF510

Test Circuits and Waveforms

VDS
BVDSS

L tP
VDS

VARY tP TO OBTAIN IAS


+ VDD
REQUIRED PEAK IAS RG
VDD
VGS -
DUT

tP
0V IAS
0
0.01
tAV

FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 16. UNCLAMPED ENERGY WAVEFORMS

tON tOFF

td(ON) td(OFF)

tr tf
RL VDS
90% 90%

+
VDD 10% 10%
RG
- 0

DUT 90%

VGS 50% 50%


PULSE WIDTH
VGS 10%
0

FIGURE 17. SWITCHING TIME TEST CIRCUIT FIGURE 18. RESISTIVE SWITCHING WAVEFORMS

VDS
CURRENT (ISOLATED
REGULATOR SUPPLY)
VDD

SAME TYPE Qg(TOT)


AS DUT VGS
12V
0.2F 50k Qgd
BATTERY
0.3F
Qgs

D
VDS

G DUT
0

IG(REF) S
0
VDS IG(REF)
IG CURRENT ID CURRENT
SAMPLING SAMPLING
RESISTOR RESISTOR 0

FIGURE 19. GATE CHARGE TEST CIRCUIT FIGURE 20. GATE CHARGE WAVEFORM

6
IRF510

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time with-
out notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

Sales Office Headquarters


NORTH AMERICA EUROPE ASIA
Intersil Corporation Intersil SA Intersil (Taiwan) Ltd.
P. O. Box 883, Mail Stop 53-204 Mercure Center 7F-6, No. 101 Fu Hsing North Road
Melbourne, FL 32902 100, Rue de la Fusee Taipei, Taiwan
TEL: (407) 724-7000 1130 Brussels, Belgium Republic of China
FAX: (407) 724-7240 TEL: (32) 2.724.2111 TEL: (886) 2 2716 9310
FAX: (32) 2.724.22.05 FAX: (886) 2 2715 3029

Anda mungkin juga menyukai