Abstract
Keyword: PLL -Phase Locked Loop, APLL- Analog Phase Locked Loop,D-
ff - D flip-flop, PFD-Phase Frequency Detector, CP -Charge Pump, LF -Loop
590 R.H. Talwekar et al
Introduction
Phase locked loop (PLL) represents the dominant method in the wireless
communications industry. In most of the wireless communication technologies a PLL
has been using. The ability to execute all PLL functions on a single integrated circuit
(IC) has created an economical, mass production solution to meet the needs of
industry. Current PLL ICs are highly integrated digital and mixed signal circuits that
operate on low supply voltages and consume very low power. A phase-locked loop is
a sort of circuit whose output signal keeps a constant phase difference with a
reference signal through feedback. It can be described using the following diagram:
Now look at the classic PLL block diagram as shown below. In wireless
communication wherever orthogonal frequency division multiplexing (OFDM) has
been used, requires very compact and perfect synchronization of signal frequency.
Designing a 2.4 GHz phase locked loop for multi-carrier communication with
high stability using 0.18μM CMOS technology is also a challenge in CMOS
Technology. A PLL mainly consist of phase frequency detector (PFD), charge pump
(CP), low pass filter (LPF), voltage controlled oscillator (VCO) and divider circuit. A
particular part of the PLL that is divider circuit is used to divide the VCO frequency
which has been designed using CMOS 180 nM technology using Cadence tools. The
PLL is a negative feedback system, which makes two input frequencies equal at the
steady state. If two frequencies are different, PLL produces phase error signal Φe
which is used to generate proportional dc voltage at the PFD output, the phase
detector compares this signal with incoming frequency and if the signals are the
same, it puts out very small corrections. If incoming frequency is greater than VCO
frequency, then it sinks current. If , incoming frequency is less than the VCO
frequency then it sources current. The loop filter is a low pass filter that converts these
current corrections into a voltage. The VCO converts this voltage to a frequency. This
output frequency, fo is divided down by the N counter and compared to fvco. The
PLL also provides the very important advantage that the N counter can be changed by
programming it to different values. This allows the PLL to be able to synthesize many
Design of Integer N Frequency Divider for High Performance PLL 591
different frequencies from a fixed frequency[2]. The first component in our PLL is the
phase frequency detector. The output of the PFD depends on both the phase and
frequency of the inputs. This type of phase detector is also termed a sequential phase
detector. There are several characteristic of PFD which can be described as below.
Phase frequency detector is one of the important parts in PLL circuits. PFD (Phase
Frequency Detector) is a circuit that measures the phase and frequency difference
between two signals, i.e. the signal that comes from the VCO and the reference signal.
PFD has two outputs UP and DOWN which are signaled according to the phase and
frequency difference of the input signals. The second component in this PLL is the
loop filter. In this work, we used the charge pump which consists of NMOS and
PMOS are connected serially. The input to the VCO is the output signal of loop
filter. When the voltage of the input signal to VCO is high, the frequency of output
signal in VCO becomes larger and larger. The paper is organized as follows.
Description of phase locked loop is done in section I. In section II PLL with integer-N
frequency divider circuit has described .In section III, diagram of conventional and
proposed D-ff has described. In Section IV proposed MOD-240 frequency divider
logic has given in detail. In section V, simulation result and waveforms have been
shown. Section VI will draw a conclusion.
be based on digital logic. To reduce the complexity, the divide by 240 divider is
designed in two parts. Firstly, mod-16 divider is designed, which is concatenated with
another divider, whose mod value is 15.
Proposed work
A unit of proposed divider chip that is D-ff is shown in figure 3. This flip-flop
modifies the TSPC flip-flop to satisfy the required function of D-ff. When input clock
and reset signals are low, node A is connected to VDD through m1, mr1 and charges
the node A to VDD. At the rising edge of the clock signal node B is connected to
ground through m3 and m4. Once the node A is charged to VDD, node B is not
affected by input clock signal because charges at node A turn off m3 and this prevents
the node B from being pulled up. Therefore the node B is disconnected from input
node. When reset signal is applied node A is disconnected from VDD by mr1 and is
connected to ground by mr2. As soon as node A is discharged node B is pulled up
through m2. The mr1 is added to prevent the short circuit that occurs whenever the
reset signal is applied[7].
0 0 0 0 0 0 0 1 0 0 0 1
0 0 0 1 0 0 1 0 0 0 1 1
0 0 1 0 0 0 1 1 0 0 0 1
0 0 1 1 0 1 0 0 0 1 1 1
0 1 0 0 0 1 0 1 0 0 0 1
0 1 0 1 0 1 1 0 0 0 1 1
0 1 1 0 0 1 1 1 0 0 0 1
0 1 1 1 1 0 0 0 1 1 1 1
1 0 0 0 1 0 0 1 0 0 0 1
1 0 0 1 1 0 1 0 0 0 1 1
1 0 1 0 1 0 1 1 0 0 0 1
1 0 1 1 1 1 0 0 0 1 1 1
1 1 0 0 1 1 0 1 0 0 0 1
1 1 0 1 1 1 1 0 0 0 1 1
1 1 1 0 1 1 1 1 0 0 0 1
1 1 1 1 0 0 0 0 1 1 1 1
0 0 0 0 0 0 0 1 0 0 0 1
0 0 0 1 0 0 1 0 0 0 1 1
0 0 1 0 0 0 1 1 0 0 0 1
0 0 1 1 0 1 0 0 0 1 1 1
0 1 0 0 0 1 0 1 0 0 0 1
0 1 0 1 0 1 1 0 0 0 1 1
0 1 1 0 0 1 1 1 0 0 0 1
0 1 1 1 1 0 0 0 1 1 1 1
594 R.H. Talwekar et al
1 0 0 0 1 0 0 1 0 0 0 1
1 0 0 1 1 0 1 0 0 0 1 1
1 0 1 0 1 0 1 1 0 0 0 1
1 0 1 1 1 1 0 0 0 1 1 1
1 1 0 0 1 1 0 1 0 0 0 1
1 1 0 1 1 1 1 0 0 0 1 1
1 1 1 0 0 0 0 0 1 1 1 0
1 1 1 1 X X X X X X X X
The K-map implementation are shown in the figure 4 for divider 16 and figure for
divider 15 which are found from the Table 1 and Table 2 respectively .The
respective equations are determined and given as follows.
For divider 16 from Table 1:-T3 = Q2Q1Q0 for T2:- T2 = Q1Q0 for T1:- T1 = Q0
for T0:- T0 = 1
For divider 15 from Table 2:- T3 = Q2Q1Q0 + Q3Q2Q1 For T2:- T2 = Q1Q0 +
Q3Q2Q For T1:- T1 = Q0 + Q3Q2Q1 For T0:- T0 = Q1’ + Q3’ + Q0 + Q2’
Results
The simulation results shows that D-FF and Integer N counter operating well at high
frequency of 2.4 GHz with the power supply voltage of 1.8V. High speed of the
circuits has been achieved by use of fast D-FF. Positive edge triggered D-FF also
resulted in high operating frequency, low power consumption and low power
dissipation. An efficient design has been obtained with minimum number of flip flops.
The output waveforms of single stage of N stage divider is shown in figure 6.
Conclusion
In this paper, an Integer-N frequency divider suitable for high performance PLL has
been presented. The frequency divider has been implemented in a 180 nm standard
CMOS technology. The divider has the mod value of 240 which is made by
concatenated mod-16 and mod-15 frequency dividers. The circuits are simulated on
VIRTUOSO CADENCE TOOL with GPDK 180nM CMOS technology. The
simulation results shows that it operates well at the high frequency of 2.4GHz with
the power supply voltage of 1.8V, which can be applied to high speed and low voltage
PLL circuits and with enhanced features. Thus, the obtained circuit uses
comparatively less number of D-flip flops, resulting in efficient circuit designing used
in industrial or research and development application.
References
[1] Gerry C. T. Leung and Howard C. Luong , “A 1-V 5.2-GHz 27.5-mW Fully-
Integrated CMOS WLAN Synthesizer”Department of Electrical and
Electronic Engineering The Hong Kong University of Science and
Technology Clearwater Bay, Kowloon, Hong Kong.
596 R.H. Talwekar et al